# TFE4171 Exercise 4 Report

Morten Paulsen Magnus Ramsfjell

March 28, 2020

## 1 Lab 1 - Formal verification of readserial

### 1.1 State Transition Graph

The **readserial** controller has two states: **IDLE** and **READDATA**. It transitions according to the graph in Figure 1.



Figure 1: State transition graph for the readserial controller

### 1.2 reset\_sequence

```
sequence reset_sequence;
23
             !reset_n;
24
    endsequence;
25
    property reset;
27
             reset_sequence |=>
28
29
30
             t ##0 state_s == IDLE and
             t ##0 !valid;
31
    endproperty;
32
33
    a_reset: assert property (@(posedge clk) reset);
34
```

Listing 1: Implementation of the **reset** property

# $1.3 \quad stay\_in\_idle$

```
36
    sequence idle_sequence;
            rxd and state_s == IDLE;
37
    endsequence;
39
    property stay_in_idle;
40
            t ##0 idle_sequence
41
42
43
            implies
44
            t ##1 state_s == IDLE;
46
    endproperty;
47
    a_stay_in_idle: assert property (@(posedge clk) stay_in_idle);
```

Listing 2: Implementation of the stay\_in\_idle property

### 1.4 read byte

```
sequence start_sequence;
48
             !rxd and state_s == IDLE;
49
     endsequence;
50
51
    property read_byte;
52
            logic [7:0] tmp;
53
54
55
             t ##0 start_sequence and
             t ##8 set_freeze(tmp,
56
                     {
57
                             $past(rxd, 7),
58
                             $past(rxd, 6),
59
                             $past(rxd, 5),
60
                             $past(rxd, 4),
61
                             $past(rxd, 3),
62
                             $past(rxd, 2),
63
                             $past(rxd, 1),
                              rxd
65
                     })
66
67
             implies
68
69
             t ##1 (state_s == READDATA and !valid) and
70
             t ##2 (state_s == READDATA and !valid) and
             t ##3 (state_s == READDATA and !valid) and
72
             t ##4 (state_s == READDATA and !valid) and
73
             t ##5 (state_s == READDATA and !valid) and
74
             t ##6 (state_s == READDATA and !valid) and
75
             t ##7 (state_s == READDATA and !valid) and
76
             t ##8 (state_s == READDATA and !valid) and
77
             t ##9 data == tmp and
78
             t ##9 valid and
79
             t ##9 state_s == IDLE;
80
81
     endproperty;
82
    a_read_byte: assert property (@(posedge clk) disable iff (!reset_n) read_byte);
83
```

Listing 3: Implementation of the  $\mathbf{read\_byte}$  property

#### 1.5 read byte, basic IPC solver

```
sequence start_sequence;
48
             !rxd and state_s == IDLE;
49
50
    endsequence;
    sequence in_idle_counter_is_0;
52
             state_s == IDLE and cnt_s == 0;
53
     endsequence;
55
    sequence in_idle_counter_not_enabled;
56
             state_s == IDLE and !cnt_en;
57
     endsequence;
58
59
    property read_byte;
60
61
            logic [7:0] tmp;
62
             t ##0 start_sequence and
63
             t ##0 in_idle_counter_is_0 and
             t ##0 in_idle_counter_not_enabled and
65
             t ##8 set_freeze(tmp,
66
                     {
67
                              $past(rxd, 7),
68
                              $past(rxd, 6),
69
                              $past(rxd, 5),
70
                              $past(rxd, 4),
71
                              $past(rxd, 3),
72
                              $past(rxd, 2),
73
                              $past(rxd, 1),
74
                               rxd
75
                     })
76
77
78
             implies
79
             t ##1 (state_s == READDATA and !valid) and
80
             t ##2 (state_s == READDATA and !valid) and
81
             t ##3 (state_s == READDATA and !valid) and
82
             t ##4 (state_s == READDATA and !valid) and
83
             t ##5 (state_s == READDATA and !valid) and
             t ##6 (state_s == READDATA and !valid) and
85
             t ##7 (state_s == READDATA and !valid) and
86
             t ##8 (state_s == READDATA and !valid) and
87
             t ##9 data == tmp and
             t ##9 valid and
89
             t ##9 state_s == IDLE;
90
    endproperty;
91
92
    a_read_byte: assert property (@(posedge clk) disable iff (!reset_n) read_byte);
93
```

Listing 4: Implementation of the updated **read** byte property

The sequence in\_idle\_counter\_is\_0 is added to prevent OneSpin from assuming that cnt\_s can be any value, and not only 0. The counterexample is shown in Fig. 2

The sequence in\_idle\_counter\_not\_enabled is added to prevent OneSpin from assuming that cnt\_en can be enabled when state\_s is IDLE. The counterexample is shown in Fig. 3.



Figure 2: Counterexample before adding in\_idle\_counter\_is\_0.



Figure 3: Counterexample before adding in \_idle\_counter\_not\_enabled.

#### 1.6 read byte, inductive proof for in idle counter not enabled

```
1.6.1 in _idle _counter _not _enabled _ _step
```

```
property in_idle_counter_not_enabled__step;

t ##0 (in_idle_counter_not_enabled and rxd)

implies

f t ##1 in_idle_counter_not_enabled;

endproperty;

a_in_idle_counter_not_enabled__step: assert property (@(posedge clk) disable iff (!reset_n) in_idle_counter_not_enabled__step);
```

Listing 5: Step proof for in idle counter not enabled.

#### $1.6.2 \quad in\_idle\_counter\_not\_enabled\_\_base$

```
property in_idle_counter_not_enabled__base;
t ##0 reset_sequence

implies

implies

t ##1 in_idle_counter_not_enabled;
endproperty;

a_in_idle_counter_not_enabled__base: assert property (@(posedge clk) in_idle_counter_not_enabled__base);
```

Listing 6: Base proof for in\_idle\_counter\_not\_enabled.

## 1.7 read byte, inductive proof for in idle counter is 0

#### 1.7.1 in idle counter is 0, first attempt

```
property in_idle_counter_is_0__step;
t ##0 (in_idle_counter_is_0 and rxd)

inplies

implies

t ##1 in_idle_counter_is_0;
endproperty;

a_in_idle_counter_is_0__step: assert property (@(posedge clk) disable iff (!reset_n) in_idle_counter_is_0__step);
```

Listing 7: Step proof for in\_idle\_counter\_is\_0.

```
property in_idle_counter_is_0_base;

t ##0 reset_sequence

implies

implies

t ##1 in_idle_counter_is_0;

endproperty;

a_in_idle_counter_is_0_base: assert property (@(posedge clk) in_idle_counter_is_0_base);
```

Listing 8: Base proof for in idle counter is 0.

The counterexample given by OneSpin when we used the single-step inductive proof is shown in Fig. 4.



Figure 4: Counterexample for the inductive proof for in\_idle\_counter\_is\_0\_\_step.

The counterexample shows an example where cnt\_s is incremented when state\_s == IDLE. This happens since the assumption is only based on one clock cycle and there is not made any assumption that cnt\_s is to be stable between cycles. This can be prevented by introducing an extra step in the assumption, if we assume that the sequence holds in two cycles (##0 and ##1) it must also hold in cycle ##2, as the only way to find a counterexample to the implication is to break the assumption.

For this counterexample specifically, the in\_idle\_counter\_is\_0 sequence holds for the first cycle (t ##0), but fails at the next cycle because cnt\_s has increased. This counterexample is found by having the internal signal cnt\_en set high—which has not been proved to be unreachable in this property—which started the counter. The counter then increments to 1 at t ##1, causing the property to fail. Solving this requires either appending and !cnt\_en to the in\_idle\_counter\_is\_0 sequence (which somewhat defeats the purpose of the in\_idle\_counter\_not\_enabled), adding the

in\_idle\_counter\_not\_enabled sequence to the in\_idle\_counter\_is\_0\_\_step property assumption, or by assuming that the in\_idle\_counter\_is\_0 sequence holds for two consecutive cycles. The former could be regarded as the "proper" solution, as it implicitly captures the fact that the count signal is not enabled (which it never should have been in this case) by using two cycles where cnt\_s did not change.

#### 1.7.2 in idle counter is 0, second attempt

```
property in_idle_counter_is_0__step;
109
110
              t ##0 (in_idle_counter_is_0 and rxd) and
             t ##1 (in_idle_counter_is_0 and rxd)
111
112
              implies
113
114
             t ##2 in_idle_counter_is_0;
115
     endproperty;
116
117
     a_in_idle_counter_is_0__step: assert property (@(posedge clk) disable iff (!reset_n) in_idle_counter_is_0__step);
118
```

Listing 9: Step proof for in idle counter is 0.

```
property in_idle_counter_is_0__base;
118
             t ##0 reset_sequence and
119
             t ##1 rxd
120
121
             implies
122
123
             t ##1 in_idle_counter_is_0 and
             t ##2 in_idle_counter_is_0;
125
126
     endproperty;
     a_in_idle_counter_is_0__base: assert property (@(posedge clk) in_idle_counter_is_0__base);
128
```

Listing 10: Base proof for in\_idle\_counter\_is\_0.

To prove the properties we need to have n=2 as this ensures that cnt\_s is kept at 0. cnt\_s has no change between t ##0 and t ##1 nor t ##1 and t ##2. This was not taken consideration in the first attempt.

# 2 Lab 2 - Completeness checking of readserial

```
// @lang=vli @ts=2
1
2
    completeness readserial;
3
    disable iff: (!reset_n);
    inputs: reset_n, rxd;
5
6
    determination_requirements:
      determined(valid);
      if (valid) determined(data); endif;
9
10
    reset_property:
11
      sva/inst_readserial_properties/ops/a_reset;
12
13
      sva/inst_readserial_properties/ops/a_reset -> sva/inst_readserial_properties/ops/a_read_byte;
14
      sva/inst_readserial_properties/ops/a_reset -> sva/inst_readserial_properties/ops/a_stay_in_idle;
15
      sva/inst_readserial_properties/ops/a_stay_in_idle -> sva/inst_readserial_properties/ops/a_read_byte;
16
      sva/inst_readserial_properties/ops/a_stay_in_idle -> sva/inst_readserial_properties/ops/a_stay_in_idle;
      sva/inst_readserial_properties/ops/a_read_byte -> sva/inst_readserial_properties/ops/a_read_byte;
18
      sva/inst_readserial_properties/ops/a_read_byte -> sva/inst_readserial_properties/ops/a_stay_in_idle;
19
    end completeness;
```

Listing 11: The modified completeness.gfv

In Listing 11 we added the following pairs of operation property and direct successor operation property:

sva/inst\_readserial\_properties/ops/a\_reset -> sva/inst\_readserial\_properties/ops/a\_stay\_in\_idle; sva/inst\_readserial\_properties/ops/a\_stay\_in\_idle -> sva/inst\_readserial\_properties/ops/a\_read\_byte; sva/inst\_readserial\_properties/ops/a\_stay\_in\_idle -> sva/inst\_readserial\_properties/ops/a\_stay\_in\_idle; sva/inst\_readserial\_properties/ops/a\_read\_byte -> sva/inst\_readserial\_properties/ops/a\_stay\_in\_idle;

These pairs makes the set of possible property transitions complete.

We also had to make some modifications to the properties themselves for the end point of a operation property to align with the start point of the direct successor operation property. The modifications was to make sure that the signals valid, state\_s, cnt\_en and cnt\_s was explicitly set both at the beginning and at the end of the properties a\_stay\_in\_idle and read\_byte. The modifications are not shown here, but can be found in the appended file readserial.tda.